PROCEEDINGS OF THE 2013 INTERNATIONAL CONFERENCE ON ENGINEERING OF RECONFIGURABLE SYSTEMS & ALGORITHMS

# ERSA<sup>2</sup> <sup>1</sup> <sup>3</sup>

**Editor** 

**Toomas P. Plaks** 



<sup>©</sup>CSREA Press

This volume contains papers presented at The 2013 International Conference on Engineering of Reconfigurable Systems & Algorithms (ERSA'13). Their inclusion in this publication does not necessarily constitute endorsements by editors or by the publisher.

#### **Copyright and Reprint Permission**

Copying without a fee is permitted provided that the copies are not made or distributed for direct commercial advantage, and credit to source is given. Abstracting is permitted with credit to the source. Please contact the publisher for other copying, reprint, or republication permission.

Copyright <sup>©</sup> 2013 CSREA Press ISBN: 1-60132-262-3 Printed in the United States of America

> CSREA Press U. S. A.

# ERSA'13 ENGINEERING OF RECONFIGURABLE SYSTEMS AND ALGORITHMS

The international conference on Engineering of Reconfigurable Systems and Algorithms (ERSA) was founded in 2001 and, since then, has been held each year in Las Vegas.

ERSA explores emerging trends and novel ideas in the area of parallel, reconfigurable, heterogeneous, high-performance computing architecture, design methods and applications. ERSA is promoting multidisciplinary research and new visionary approaches including bio-inspired architectures, computational biology, physics etc.

Since 2012, ERSA brings a new emphasis on the commercial and industrial challenges in preparing commercial applications for systems using reconfigurable, heterogeneous technology.

The proceedings of the ERSA Conference have been approved, by the evaluation board of science citation index (SCI) databases, for indexing, integrating, and inclusion into Elsevier indexing databases (Elsevier indexing databases include, among others: Scopus, SCI Compendex, Engineering Village, EMBASE, and others)

ERSA conference focuses on different approaches in engineering of reconfigurable systems: in hardware design and in implementing of algorithms; including theory, architecture, algorithms, design systems and applications that demonstrate the benefits of reconfigurable computing. ERSA conference solicits papers from broad area, from all aspects of reconfigurable heterogeneous computing, from simple applications on programmable logic to complex, intelligent, high-performance, embedded systems implemented as multicore systems and heterogeneous parallel processing systems. All these complex systems involve reconfigurability on software and/or hardware level.

The range of topics covers theory, architecture, algorithms, design systems, and applications that demonstrate the benefits of reconfigurable computing:

- Theory Synthesis, Mapping, Parallelization, Partitioning...
- Software CAD Systems and Languages, Compilers, Operating Systems...
- Hardware Adaptive and Dynamic Hardware, Heterogeneous and Reconfigurable Architectures...
- Applications HPC, Mobile Computing, Automotive Industry, Space and Military, Smart Cameras...

ERSA conference brings together leading scientists and researchers from academia and industry. ERSA is aiming to provide a forum where new research results can be quickly published and presented to research community, where people can discuss and share the latest ideas without a long publishing time. Only one and half months are required from submitting a paper to presenting it at the conference when following late CFP option. Late papers, which are not ready for conference time publication, are published in post-conference proceedings, in the official ERSA proceedings. All conference proceedings/books are considered for inclusion in major database indexes.

After the conference, best ERSA papers are published in special issues of reputable international journals: in The Journal of Supercomputing (Springer), IEEE TVLSI, ACM Transactions on Embedded Computing Systems.

This year, to support young and talented, ERSA launched the contest for "ERSA - NVIDIA Best Young Entrepreneur Award". The Award is devoted for entrepreneurs developing tools, advanced technologies and opportunities for supporting applications, both academic and commercial, across broad

area of high-performance, embedded systems implemented as multicore systems and reconfigurable heterogeneous parallel processing systems.

I hope that the ERSA conference, covering different aspects of reconfiguration techniques and heterogeneous computing systems, will raise your awareness about the scope of reconfigurable (or adaptive) heterogeneous computing.

I would like to thank the authors for submitting their papers to ERSA'13 and for preparing the final versions of their papers for due date. I hope you all will have successful and enjoyable meeting in Las Vegas this year and I hope to meet you again in next years. I would like to extend my deepest gratitude for the efforts extended by the ERSA'13 Program Committee and to all external reviewers for their careful reading of all of the submitted papers.

Last but not least, I would like to thank the organizing team of The 2013 World Congress in Computer Science, Computer Engineering, and Applied Computing, and, especially, the General Chair Prof. Hamid Arabnia, for the continuous support and help in organizing the ERSA conference.

Toomas P. Plaks ERSA Chairman London June, 2013

## **ERSA 2013 Conference Organization**

#### **Conference Chair**

Dr. Toomas P. Plaks London, UK

### Academic and Industrial Advisory Board

- Mr. Lindsay M Black, MIET, MIEEE, IT & Technical Solution Sales, UK
- Mr. Steve Casselman, Principal Engineer at Altera Corporation, USA
- Dr. Alan Coppola, Principal, OptNgn Software, USA
- Mr. Jaime Cummins, President and CEO at Pico Computing; Founder and CEO of Edison Labs, USA
- Mr. Brian Durwood, CEO at Impulse Accelerated Technologies, USA
- Prof. Michael Flynn, Stanford University, USA
- Mr. Ty Garibay, VP of Embedded Processing at Altera, USA
- Dr. Steven Guccione, VP Senior Technology Manager, Bank of America, USA
- Mr. Daniel Nenni, Founder at The Semiconductor Wiki Project, USA
- Prof. Simon See, Director at Nvidia, Singapore; Professor of Shanghai Jiao Tong University, China
- Mr. Yousef Shemisa, CTO, Accurate Always, USA
- Dr. Eric Stahlberg, President, OpenFPGA, USA
- Mr. John Swan, EDATechForce, LLC , IEEE Computer Society, EDPS Chair/Liason, Santa Clara Valley CS, IEEE
- Dr. Nick Tredennick, Gilder Technology Report, USA

# **ERSA-NVIDIA Award Committee**

#### **Leading Universities**

- Prof. Michael Flynn, Stanford University, USA
- Prof. Wayne Luk, Imperial College London, UK
- Prof. Joerg Henkel, Karlsruhe Institute of Technology, Germany
- Prof. Hideharu Amano, Keio University, Japan
- Prof. Simon See, Shanghai Jiao Tong University, China

#### Leading Companies

- Mr. Can Ozdoruk, NVIDIA, Product Manager, USA
- Mr. Steve Casselman, Altera Corporation, Principal Engineer, USA
- Mr. Hugo Andrade, National Instruments, Principal Architect, USA

## **Steering Committee**

- Prof. Stephan Brown, Univ.of Toronto, Canada
- Dr. Steven A. Guccione, CMPWare Inc., USA
- Prof. Masanori Hariyama, Tohoku University, Japan
- Prof. Wayne Luk, Imperial College, UK
- Prof. Bernard Pottier, Univ. of Bretagne Occidentale, France
- Dr. Eric Stahlberg, President, OpenFPGA, USA

### **Technical Program Committee**

- Prof. Hideharu Amano, Keio Univ., Japan
- Prof. Paul Beckett, RMIT Univ., Australia
- Prof. Gabriel Caffarena, Universidad CEU San Pablo, Spain
- Prof. Guy Gogniat, Univ. of South Brittany, France
- Dr. Marek Gorgon, AGH Univ. of Technology, Poland
- Prof. Victor Goulart, Kyushu Univ., Japan
- Dr. Steven Guccione, Cmpware, USA
- Dr. Botella Guillermo, Complutense Univ. of Madrid, Spain
- Dr. Yajun Ha, National Univ. of Singapore, Singapore
- Prof. Masanori Hariyama, Tohoku Univ., Japan
- Dr. Jim Harkin, Univ. of Ulster, Northern Ireland
- Prof. Martin Herbordt, Boston Univ., USA
- Dr. Ju-wook Jang, Sogang Univ., Korea
- Dr. Kimmo Järvinen, Helsinki Univ. of Technology, Finland
- Prof. Jack Jean, Wright State Univ. Dayton, USA
- Dr. Paris Kitsos, Hellenic Open Univ., Greece
- Prof. Jaehwan John Lee, Purdue Univ., USA
- Prof. Jeong A Lee, Chosun Univ., S. Korea
- Prof. Miriam Leeser, Northeastern Univ., USA
- Dr. Andrés Otero, Universidad Politécnica de Madrid, Spain
- Prof. Cameron Patterson, Virginia Tech., USA
- Dr. Christian Pilato, Politecnico di Milano, Italy
- Dr. Mario Porrmann, Bielefeld Univ., Germany
- Prof. Bernard Pottier, Univ. of Bretagne Occidentale, France
- Prof. William H. Robinson, Vanderbilt Univ., USA

- Dr. Guido Rotondi, Italian National Statistical Institute (ISTAT), Italy
- Prof. Sergei Sawitzki, Univ. of Applied Sciences, The Netherlands
- Dr. Bala Sethuraman, Calypto Design Systems, USA
- Prof. Christian Siemers, Univ. of Applied Sciences Nordhausen, Germany
- Dr. Melissa C. Smith, Clemson Univ., USA
- Dr. Eric Stahlberg, OpenFPGA, USA
- Dr. Vivek Venugopal, National Solar Observatory, New Mexico, USA
- Prof. Sotirios G. Ziavras, New Jersey Institute of Technology, USA
- Prof. Peter Zipf, Universität Kassel, Germany

# **ERSA 2013 Partner Organizations**

# Parallella Community

# for

#### Supercomputing for Everyone

# **StreamComputing**

Performance Engineers





# **ERSA 2013 Corporate Partners & Sponsors**













# Contents

| SESSION: COMMUNICATION TECHNIQUES IN RECONFIGURABLE SYSTEMS                                                                                                                                 |          |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|
| Hardware Parallel Decoder of Compressed HTTP Traffic on Service-oriented Router<br>Daigo Hogawa, Shin-ichi Ishida, Hiroaki Nishi                                                            | 3        |
| <b>Simplifying Microblaze to Hermes NoC Communication through Generic Wrapper</b><br><i>Andres Benavides A., John Byron Buitrago P., Johnny Aguirre M.</i>                                  | 10       |
| An Area-Efficient Asynchronous FPGA Architecture for Handshake-Component-Based Design                                                                                                       | 15       |
| Yoshiya Komatsu, Masanori Hariyama, Michitaka Kameyama                                                                                                                                      |          |
| Implementing Alamouti's 2x1 Transmit Diversity on Software Defined Radios<br>Anaam Ansari, Robert Morelos Zaragoza                                                                          | 19       |
| <b>SESSION:</b> DEVELOPING RECONFIGURABLE HETEROGENEOUS SYSTEM<br>Heuristicly Driven Task Agglomeration in Limited Resource Partially-Reconfigurable<br>Systems<br>David Austin, Earl Wells | 1S<br>29 |
| An Automatic Design and Implementation Framework for Reconfigurable Logic IP Core<br>Qian Zhao, Motoki Amagasaki, Masahiro Iida, Morihiro Kuga, Toshinori Sueyoshi                          | 36       |
| <b>Types, Signatures, Interfaces, and Components in NOOP: The Core of an Adaptive Run-time</b><br><i>Anders Andersen</i>                                                                    | 43       |
| Heterogeneous Multicore Platform with Accelerator Templates and Its Implementation on an FPGA with Hard-core CPUs                                                                           | 47       |
| Yasuhiro Takei, Hasitha Muthumala Waidyasooriya, Masanori Hariyama, Michitaka Kameyama                                                                                                      |          |
| <b>On-demand Fault Scrubbing Using Adaptive Modular Redundancy</b><br>Naveed Imran, Rizwan Ashraf, Ronald DeMara                                                                            | 51       |
| Reducing Floating-Point Error Based on Residue-Preservation and Its Evaluation on an FPGA                                                                                                   | 55       |
| Hasitha Muthumala Waidyasooriya, Hirokazu Takahashi, Yasuhiro Takei, Masanori Hariyama,<br>Michitaka Kameyama                                                                               |          |
|                                                                                                                                                                                             |          |

# SESSION: BEST YOUNG ENTREPRENEUR; STUDENT RESEARCH CATEGORY

# A Novel Parallel Computing Approach for Motion Estimation Based on Particle Swarm 61 Optimization

Manal K. Jalloul

#### **SESSION:** INVITED LECTURE

71

# Addressing the Challenges of Hardware Assurance in Reconfigurable Systems

William H. Robinson, Trey Reece, Nihaar N. Mahatme